# Fault Propagation Tolerance UT54LVDS, UT200SpW, 3.3V

### **Table 1: Cross Reference of Applicable Products**

| Product Name                            | Manufacturer Part Number | SMD #      | Device Type    | Internal PIC Number    |
|-----------------------------------------|--------------------------|------------|----------------|------------------------|
| 3.3V Quad Driver                        | UT54LVDS031LV/E          | 5962-98651 | 02, 03, 04, 05 | WD03, WD07, WD28, WD30 |
| 3.3V Quad Receiver                      | UT54LVDS032LV/E          | 5962-98652 | 02, 03, 04, 05 | WD04, WD08, WD29, WD31 |
| 3.3V Quad Receiver<br>With Termination  | UT54LVDS032LVT           | 5962-04201 | 01, 02         | WD06, WD10             |
| 3.3V Serializer                         | UT54LVDS217              | 5962-01534 | 01, 02         | WD11, WD13             |
| 3.3V Deserializer                       | UT54LVDS218              | 5962-01535 | 01, 02         | WD12, WD14             |
| 4-Port Spacewire<br>Router              | UT200SpW4RTR             | 5962-08244 | 01             | WD41                   |
| SpaceWire Physical<br>Layer Transceiver | UT200SpWPHY01            | 5962-06232 | 01, 02         | WD36                   |

## 1.0 Overview

Following customer-specific reliability analysis requests, CAES Semiconductor Solutions has conducted a quantitative design analysis of the UT54LVDS and UT200SpW 3.3V products to determine the fault propagation properties of these devices. The fault propagation analysis involved design simulations to determine the potential adverse effects on the expected product 15-year life reliability, resulting from permanent exposure of the LVDS IO pins, to increased voltage and short circuit fault conditions, potentially arising from third-party products and systems interfacing with the aforementioned devices.

## 2.0 LVDS IO Fault Condition Functional Description

The design simulation and analysis was performed for a normal operating and cold-spare condition with a combination of operating power supply voltages (VDD) in the nominal range of 3.3V + -0.3V and LVDS IO common mode voltages (VCM) of 3.9V, 4.0V and 4.3V all significantly above the nominal operating range, but below the absolute maximum ratings specification. Additionally, design simulations were performed for the cases of VDD=VCM=4.3V (LVDS IOs shorted to increased VDD) and VCM=VSS=0.0v (LVDS IOs shorted to ground), to determine the worst case LVDS IO current and device power dissipation in the event of this type of fault conditions. All design simulations, assumed a worst-case operating junction temperature T<sub>J</sub> of 125°C.

### 2.1 Device Reliability Analysis Description

The design simulation results obtained with the fault conditions described in section 2 were used to perform a device reliability analysis, to determine the impact of the permanent application of the described fault conditions, on the expected 15-year device reliability. The reliability analysis assumed a device mounted board temperature of 85°C as worst-case application environment condition.



## Fault Propagation Tolerance UT54LVDS, UT200SpW, 3.3V

### 3.0 Fault Tolerance Simulations and Device Reliability Analysis Results

Table 2 summarizes the design simulation and the reliability analysis results for the fault conditions determined to be worst-case based on the design simulation results obtained with the analysis described in section 2. As seen in the table, the design simulation results indicate no risk of device catastrophic runaway failure and fault propagation to the interfacing devices or systems. The only possible failure modes observed through the simulation and the analysis are electromigration for the case of the stressed LVDS outputs and Single Event Gate Rupture (SEGR) for both the stressed LVDS inputs and outputs on the UT54LVDS and UT200SpW 3.3V devices, with Time To Failure (TTF) of 0.28 years for electromigration failure mode (defined as 20% increase in contact resistance) and Mean Time To Failure (MTTF) of 166 years for SEGR failure mode, respectively.

| Circuit<br>Under Test             | LVDS I/O<br>Fault Voltage | Device Power<br>Supply | Device<br>Operating Mode  | Board<br>Temp.    | Possible Failure<br>Mode                                                | Failure Propagation<br>Hazard |
|-----------------------------------|---------------------------|------------------------|---------------------------|-------------------|-------------------------------------------------------------------------|-------------------------------|
| LVDS Output<br>Drivers            |                           |                        | Enabled                   | 85°C              | Electromigration<br>TTF <sub>0.013%</sub><br>( $\Delta R=20\%$ )=0.28yr | None - fails open             |
|                                   | 4.3V                      | 0V                     | Cold-spared               | 85°C              | None                                                                    | None                          |
| LVDS Input                        | 4.3V                      | 3.6V                   | Enabled                   | 85°C              | None                                                                    | None                          |
| Receivers                         | 4.3V                      | 0V                     | Cold-spared               | 85°C              | None                                                                    | None                          |
| LVDS Inputs/<br>Outputs 4.3V (0V) |                           | 0V (3.6V)              | Cold-spared or<br>Enabled | –55°C -<br>+125°C | SEGR MTTF=166yrs<br>(Adams 90%)                                         | None                          |

#### Table 2: Fault Propagation and Reliability Analysis Results

In addition to the fault propagation results presented in table 2, the reliability analysis determined that if the VCM overstress condition on the LVDS outputs is eliminated and the device is brought back to operating conditions within the specified range before the TTF time has been reached, then the 15-year device reliability will not be compromised.

## 4.0 Summary and Conclusions

Based on the available results obtained from the design simulation and reliability analysis, we reach the following conclusions:

- UT54LVDS and UT200SpW 3.3V products, fully comply with their respective product specific SMDs. Per datasheets and SMDs, operating at the absolute maximum voltage for any extended period of time may degrade the operation and reliability of the device.
- The LVDS receiver circuits will tolerate fault condition voltages in the range –0.3V to +4.3V at the LVDS inputs without permanent damage or fault condition propagation to the device outputs in power-on or cold spare states.
- The LVDS transmitter circuits will tolerate fault condition voltages at the LVDS output in the range -0.3V to +4.3V relative to device ground reference without fault propagation in power-on or cold spare states. A reliability analysis has been carried out for overstressed LVDS outputs that concludes the LVDS driver can tolerate being overstressed at 4.3V for 0.28 year with T<sub>BOARD</sub>=85°C, without compromising 15 year lifetime for VDD=3.6V. Permanently overstressed LVDS outputs will eventually fail for open circuit. The LVDS outputs can tolerate being shorted to ground indefinitely.



# Fault Propagation Tolerance UT54LVDS, UT200SpW, 3.3V

Appendix A – "Reliability Analysis Detailed Results" provides a detailed summary of reliability analysis test conditions and results.

## Appendix A – Reliability Analysis Detailed Results

Test Conditions #1: VCM=3.9V, VDD=3.6V, T<sub>J</sub> =102°C (based on simulated device power dissipation and board temperature of 85°C),100% duty cycle (continuous device operation): Predicted electromigration TTF ( $\Delta R$ =20%) = 0.32 years

|       |                       |                        |                            |                            |            |               |                       |                    |         |                                 | TTF (ov                     | verstress                       | conditi                          | ons)                           |
|-------|-----------------------|------------------------|----------------------------|----------------------------|------------|---------------|-----------------------|--------------------|---------|---------------------------------|-----------------------------|---------------------------------|----------------------------------|--------------------------------|
| layer | Wwc<br>(µm)           | T <sub>₿</sub><br>(°C) | θ <sub>СВ</sub><br>(°C/W)  | <sup>θյс</sup><br>(°C/W)   | I/O<br>(V) | supply<br>(V) | I <sub>MAX</sub> (mA) | P <sub>D</sub> (W) | TJ (°C) | J <sub>MAX</sub><br>(mA/<br>μm) | TTF <sub>50%</sub><br>(yrs) | TTF <sub>15.87</sub><br>% (yrs) | TTF <sub>0.1</sub><br>%<br>(yrs) | TTF<br>0.013<br>%<br>(yrs<br>) |
| M1    | 4.5                   | 85                     | 61                         | 10                         | 3.90       | 3.60          | 14.67                 | 0.2382             | 101.91  | 3.2600                          | 82.83                       | 24.95                           | 2.03                             | 1.0<br>3                       |
| M2    | 4.5                   | 85                     | 61                         | 10                         | 3.90       | 3.60          | 14.67                 | 0.2382             | 101.91  | 3.2600                          | 59.83                       | 18.02                           | 1.47                             | 0.7<br>5                       |
|       |                       |                        |                            |                            |            |               |                       |                    |         |                                 |                             |                                 |                                  |                                |
| layer | #<br>vias<br>(WC<br>) | T <sub>B</sub><br>(℃)  | θ <sub>CB</sub> (°C<br>/W) | θ <sub>JC</sub> (°C<br>/W) | I/O<br>(V) | supply<br>(V) | I <sub>MAX</sub> (mA) | P <sub>D</sub> (W) | TJ (°C) | J <sub>MAX</sub><br>(mA/μ<br>m) | TTF <sub>50%</sub><br>(yrs) | TTF <sub>15.87</sub><br>% (yrs) | TTF <sub>0.1</sub><br>%<br>(yrs) | TTF<br>0.013<br>%<br>(yrs<br>) |
| VIA1  | 15                    | 85                     | 61                         | 10                         | 3.90       | 3.60          | 14.67                 | 0.2382             | 101.91  | 0.9780                          | 9.45                        | 7.74                            | 5.09                             | 4.5<br>5                       |

| TTF <sub>50%</sub> (yrs) | TTF <sub>15.87%</sub> (yrs) | TTF <sub>0.1%</sub> (yrs) | TTF <sub>0.013%</sub> (yrs) |
|--------------------------|-----------------------------|---------------------------|-----------------------------|
| 82.40                    | 24.53                       | 1.60                      | 0.61                        |
| 59.40                    | 17.60                       | 1.04                      | 0.32                        |
|                          |                             |                           |                             |
| TTF <sub>50%</sub> (yrs) | TTF <sub>15.87%</sub> (yrs) | TTF <sub>0.1%</sub> (yrs) | TTF <sub>0.013%</sub> (yrs) |
| 8.69                     | 6.98                        | 4.33                      | 3.79                        |



RELEASED 4/5/18

# Fault Propagation Tolerance UT54LVDS, UT200SpW, 3.3V

Test Conditions #2: VCM=4.0V, VDD=3.6V, TJ =102°C, 100% duty cycle: Predicted electromigration TTF ( $\Delta R$ =20%) =0.31 years

|       |                         |                        |                            |                            |            |               |                          |                    |                     |                                 | TTF (ov                     | verstress                       | conditio                         | ons)                           |
|-------|-------------------------|------------------------|----------------------------|----------------------------|------------|---------------|--------------------------|--------------------|---------------------|---------------------------------|-----------------------------|---------------------------------|----------------------------------|--------------------------------|
| layer | W <sub>wc</sub><br>(µm) | T <sub>B</sub><br>(℃)  | θ <sub>СВ</sub><br>(°C/W)  | <sub>θյς</sub><br>(°C/W)   | I/O<br>(V) | supply<br>(V) | I <sub>MAX</sub><br>(mA) | P <sub>D</sub> (W) | T <sub>J</sub> (°C) | J <sub>MAX</sub><br>(mA/<br>μm) | TTF <sub>50%</sub><br>(yrs) | TTF <sub>15.87</sub><br>% (yrs) | TTF <sub>0.1</sub><br>%<br>(yrs) | TTF<br>0.013<br>%<br>(yrs<br>) |
| M1    | 4.5                     | 85                     | 61                         | 10                         | 4.00       | 3.60          | 14.68                    | 0.2442             | 102.34              | 3.2622                          | 81.70                       | 24.61                           | 2.00                             | 1.0<br>2                       |
| M2    | 4.5                     | 85                     | 61                         | 10                         | 4.00       | 3.60          | 14.68                    | 0.2442             | 102.34              | 3.2622                          | 59.01                       | 17.78                           | 1.45                             | 0.7<br>4                       |
|       |                         |                        |                            |                            |            |               |                          |                    |                     |                                 |                             |                                 |                                  |                                |
| layer | #<br>vias<br>(WC)       | T <sub>B</sub><br>(°C) | θ <sub>CB</sub> (°C<br>/W) | θ <sub>JC</sub> (°C<br>/W) | I/O<br>(V) | supply<br>(V) | I <sub>MAX</sub><br>(mA) | P <sub>D</sub> (W) | T <sub>J</sub> (°C) | J <sub>MAX</sub><br>(mA/μ<br>m) | TTF <sub>50%</sub><br>(yrs) | TTF <sub>15.87</sub><br>% (yrs) | TTF <sub>0.1</sub><br>%<br>(yrs) | TTF<br>0.013<br>%<br>(yrs<br>) |
| VIA1  | 15                      | 85                     | 61                         | 10                         | 4.00       | 3.60          | 14.68                    | 0.2442             | 102.34              | 0.9786<br>7                     | 9.32                        | 7.63                            | 5.02                             | 4.4<br>9                       |

| TTF <sub>50%</sub> (yrs) | TTF <sub>15.87%</sub> (yrs) | TTF <sub>0.1%</sub> (yrs) | TTF <sub>0.013%</sub> (yrs) |
|--------------------------|-----------------------------|---------------------------|-----------------------------|
| 81.28                    | 24.19                       | 1.58                      | 0.59                        |
| 58.58                    | 17.35                       | 1.02                      | 0.31                        |
|                          |                             |                           |                             |
| TTF <sub>50%</sub> (yrs) | TTF <sub>15.87%</sub> (yrs) | TTF <sub>0.1%</sub> (yrs) | TTF <sub>0.013%</sub> (yrs) |
| 8.56                     | 6.87                        | 4.26                      | 3.73                        |



RELEASED 4/5/18

# Fault Propagation Tolerance UT54LVDS, UT200SpW, 3.3V

Test Conditions #3: VCM=4.3V, VDD=3.6V, T<sub>J</sub>=104°C, 100% duty cycle: Predicted electromigration TTF ( $\Delta R$ =20%) = 0.28 years

|       |                         |                        |                            |                            |            |               |                          |                    |                     |                                 | TTF (ov                     | erstress                        | conditio                         | ons)                           |
|-------|-------------------------|------------------------|----------------------------|----------------------------|------------|---------------|--------------------------|--------------------|---------------------|---------------------------------|-----------------------------|---------------------------------|----------------------------------|--------------------------------|
| layer | W <sub>WC</sub><br>(µm) | T <sub>₿</sub><br>(°C) | θ <sub>CB</sub><br>(°C/W)  | <sup>θյς</sup><br>(°C/W)   | I/O<br>(V) | supply<br>(V) | I <sub>MAX</sub><br>(mA) | P <sub>D</sub> (W) | T <sub>J</sub> (°C) | J <sub>MAX</sub><br>(mA/<br>μm) | TTF <sub>50%</sub><br>(yrs) | TTF <sub>15.87</sub><br>% (yrs) | TTF <sub>0.1</sub><br>%<br>(yrs) | TTF<br>0.013<br>%<br>(yrs<br>) |
| M1    | 4.5                     | 85                     | 61                         | 10                         | 4.30       | 3.60          | 14.71                    | 0.2623             | 103.63              | 3.2692                          | 78.40                       | 23.62                           | 1.92                             | 0.9<br>8                       |
| M2    | 4.5                     | 85                     | 61                         | 10                         | 4.30       | 3.60          | 14.71                    | 0.2623             | 103.63              | 3.2692                          | 56.63                       | 17.06                           | 1.39                             | 0.7<br>1                       |
|       |                         |                        |                            |                            |            |               |                          |                    |                     |                                 |                             |                                 |                                  |                                |
| layer | #<br>vias<br>(WC)       | T <sub>B</sub><br>(°C) | θ <sub>CB</sub> (°C<br>/W) | θ <sub>JC</sub> (°C<br>/W) | I/O<br>(V) | supply<br>(V) | I <sub>MAX</sub><br>(mA) | P <sub>D</sub> (W) | T <sub>J</sub> (°C) | J <sub>MAX</sub><br>(mA/μ<br>m) | TTF <sub>50%</sub><br>(yrs) | TTF <sub>15.87</sub><br>% (yrs) | TTF <sub>0.1</sub><br>%<br>(yrs) | TTF<br>0.013<br>%<br>(yrs<br>) |
| VIA1  | 15                      | 85                     | 61                         | 10                         | 4.30       | 3.60          | 14.71                    | 0.2623             | 103.63              | 0.9808                          | 8.94                        | 7.32                            | 4.82                             | 4.3<br>1                       |

| 1                        | TTF (overstress) after 15yrs @ 3.63V/TJ |                           |                             |  |  |  |  |  |  |  |
|--------------------------|-----------------------------------------|---------------------------|-----------------------------|--|--|--|--|--|--|--|
| TTF <sub>50%</sub> (yrs) | TTF <sub>15.87%</sub> (yrs)             | TTF <sub>0.1%</sub> (yrs) | TTF <sub>0.013%</sub> (yrs) |  |  |  |  |  |  |  |
| 77.98                    | 23.19                                   | 1.50                      | 0.55                        |  |  |  |  |  |  |  |
| 56.20                    | 16.64                                   | 0.96                      | 0.28                        |  |  |  |  |  |  |  |
|                          |                                         |                           |                             |  |  |  |  |  |  |  |
| TTF <sub>50%</sub> (yrs) | TTF <sub>15.87%</sub> (yrs)             | TTF <sub>0.1%</sub> (yrs) | TTF <sub>0.013%</sub> (yrs) |  |  |  |  |  |  |  |
| 8.19                     | 6.57                                    | 4.06                      | 3.55                        |  |  |  |  |  |  |  |

#### Revision History

| Date       | Rev. # | Author | Change Description                                      |
|------------|--------|--------|---------------------------------------------------------|
| 01/23/2018 | 1.0.0  | SZ     | Initial Release                                         |
| 04/05/2018 | 1.0.1  | SZ     | Updated Table 1: Cross reference of applicable products |

The following United States (U.S.) Department of Commerce statement shall be applicable if these commodities, technology, or software are exported from the U.S.: These commodities, technology, or software were exported from the United States in accordance with the Export Administration Regulations. Diversion contrary to U.S. law is prohibited.

